# COMPUTER ARCHITECTURE BAMF PROCESSOR

GROUP 1-e

Ben Holtzman AJ Granowski Matt Moon Tucker Osman

# **C**ONTENTS

| Executive Summary      | 2 |
|------------------------|---|
| Instruction Set Design | 3 |
| Implementation         | 4 |
| Component Design       | 4 |
| Subsystem Design       | 4 |
| Datapath Design        | 5 |
| Xilinx Model           | 5 |
| Testing Methodology    | 6 |
| Component Testing      | 6 |
| Subsystem Testing      | 6 |
| Datapath Testing       | 6 |
| Final Results          | 6 |
| Conclusion             | 7 |

### **EXECUTIVE SUMMARY**

This report discusses the BAMF implementation of a 16-bit processor that can compute the least relatively prime integer to another integer using Euclid's algorithm. The report will analyze the design of the of the instruction set, the implementation, the Xilinx model, the testing procedures and methodology, and the final results of the processor. All relevant figures can be found in the appendices. The results of the processor will be discussed using the performance data collected in milestone 6. The report also discusses the shortcomings of the processor as well as the recommendations for improvements to the design.

### INSTRUCTION SET DESIGN

The instruction set was designed to be convenient to implement as well as simple to write programs for. The instruction set was designed with the intention of using an accumulator design for the processor. A design in which there would be a single working register that would be used for doing operations on. Although there might be other supplementary registers used for storing other various data, the accumulator register is used in tandem with a stack to perform most operations. The instruction set was designed with 3 different types of instructions: F-type, I-type, and U-type. The F-type instruction is used when information needs to passed to the processor via the instruction. Some of the F-type instructions include: LUI, SLL, and SKIPIF.

Below is an example of an F-type instruction:

| Instruction | Operand15                        | Туре   | Bit Pattern (little endian)   |
|-------------|----------------------------------|--------|-------------------------------|
| LUI         | Upper 4 bits of 16-bit immediate | F-Type | 0000 0001 0000[3:0 immediate] |

Notice how the first 4 bits of the instruction are 0, this indicates the instruction is either an F-type or U-type. The next 4 bits of the instruction are the op-code for F-type instructions. The lower 8 bits are then used as a way to pass information that will change the behavior of the process based on the definition of the instruction.

The next instruction type created was the I-type instruction. This instruction type is used when large data values need to be passed to the processor via instructions. Some of the I-type instructions include: JUMPI, ADDI, and LOAD.

Below is an example of a I-type instruction:

| JUMPI 12-bit immediate I-Type | 1000 [11:0 immediate] |
|-------------------------------|-----------------------|
|-------------------------------|-----------------------|

Notice how at least one of the first 4 bits of the instructions is non-zero. This indicates that an instruction is an I-type. The upper four bits are then used as the op code for this instruction type. The lower 12 bits of the instruction can then be used by the programmer to pass data to the processor.

The last instruction type created was the U-type instruction. This instruction is used when all of the data used by the processor is implicit. This utilizes the accumulator design in a nice way. Instead of having to define registers or values to operate on, the U-type instruction uses only an op code to perform a process. This can allow up to 256 different U-type instructions (although the BAMF processor did not use nearly that many).

Below is an example of a U-type instruction:

| ADDSTACK | U-Type | 0000 0000 00010001 |
|----------|--------|--------------------|
|----------|--------|--------------------|

Notice how the first 4 bits of the instruction are o, similar to the F-type instruction. For a U-Type instruction, the next 4 bits are also o. This leaves the bottom 8 bits as the op code for the U-type instructions. This instruction in particular takes advantage of the accumulator register by using the

accumulator register as one of the argument registers and the destination register. The op code then defines that the value that will be added to working register comes from the stack.

The design approach taken by the BAMF design team proved to be a good one. From the original design document, only one instruction was not implemented. The versatility of the U-type instructions also allowed the team to later add useful instructions while the datapath was being designed. The U-type instructions only change control signals to execute, leaving few, if any, changes that needed to be made to the datapath.

### **IMPLEMENTATION**

Once the instruction set had been mostly completed, RTL descriptions of each instruction could be written. The RTL descriptions of each instruction were then grouped by similarity and a unified RTL was created. It was from this unified RTL that the list of components was created.

### COMPONENT DESIGN

Each component was defined with a list of inputs and outputs using the unified RTL. An English description of the operation of each component was also defined. A few components and their basic outlines are shown below:

- Arithmetic Logic Unit
  - Support for 13 different operations as specified by the unified RTL
  - O Support for 2, 16-bit input and 1, 16-bit output
  - o Can control various other components based on comparison results
- Control Unit
  - Can take an instruction and control all other components based on that instruction
- Register File
  - Can take input values and store them over a clock edge
  - o Can turn on and off storage based on a control bit associated with each register
  - o Can output the value stored in the internal registers immediately
  - Updates the internal values of the registers on the clock edge

It was using descriptions like this, that the components could later be created in Xilinx. Unifying the RTL made it simple to figure out what components would be needed and what they would need to support as inputs and outputs.

### SUBSYSTEM DESIGN

There were 3 subsystems that were designed once the list of components was completed. The first was the memory subsystem. The memory is not only where the memory is stored but also functions as the stack which is used by many instructions. Complete functionality of this unit is crucial to the function of the overall datapath so a subsystem was designed so it could be appropriately tested. The second subsystem designed was the PC subsystem. This subsystem handles the program counter register. Another crucial register to the basic functioning of the datapath. Due to its importance, it was included as one of the subsystems. The last subsystem designed was the ALU subsystem. The ALU is used in almost every instruction, because of this, it needed to be verified as fully functioning

before it was integrated in the datapath. The ALU needed to work flawlessly so a subsystem was created around it to test functionality early in the Xilinx implementation.

### **DATAPATH DESIGN**

Once the subsystems were verified to be working, the datapath was designed. The most important thing to the design team was the ease of implementation to support the use of so many instructions. Keeping this in mind we decided to use a single-cycle datapath. Then, using the unified RTL, the components could be connected so that each instruction could be performed. Support for each instruction was added one by one to the datapath. Eventually the datapath was completed and the control signals could be determined for each instruction. There are 46 separate instructions so various team members had to read over the control signal to verify they were correct.

### XILINX MODEL

The Xilinx model was mostly completed in Verilog. Each component was designed in Verilog, with the subsystems and datapath designed using schematic capture. Using case statements, the design of some of the components can be trivialized. The control unit, all of the MUX's, and even the ALU function using case statements. Below is a flow chart outline of the Verilog code that was written for the control unit:



This design approach was taken for each unit, making the implementation of the basic components in Xilinx simple. The subsystems and datapath were designed using schematic capture. The subsystems were designed this way to make them easy to visualize, this would aid in the debugging process. The datapath was designed in schematic capture to match our datapath schematic from an earlier milestone and to also make it easier to visualize and debug during the testing process.

### **TESTING METHODOLOGY**

### **COMPONENT TESTING**

After any component was created, a corresponding test was made. These tests were pretty simple, they usually just ran through every combination of inputs and verified that the output is what was expected. Since the individual components were small, there weren't many inputs/outputs to check.

### SUBSYSTEM TESTING

As previously described, we broke up the datapath into 3 subsystems. For each subsystem, we randomly chose a few possible instructions and set up any control signals/inputs that would be involved in that instruction. We checked all the outputs for each of those individual tests and made sure they were correct.

### **DATAPATH TESTING**

The datapath test involved running every single instruction. That may sound simple, but it wasn't. We had to know that certain basic instructions like add/push/pop worked before we could reliably test any more complicated instructions. This meant these had to be tested at the top of the file. After we knew the basics worked, we put in tests that worked on general classes of instructions. For example, all the instructions involving memory were tested around the same time.

### FINAL RESULTS

After our processor was working and tested, we collected the following performance results:

To store the whole program, the assembler required 110 bytes.

The total number of instructions that were executed was 102230.

The total number of cycles required to execute relPrime was 102230.

The average number of cycles is one because this is a single cycle datapath.

The cycle time for our design was 44.107ns (22.672MHz) but it can be sped way up.

The total execution time was 2,044,700ns. (2.0447ms)

The device utilization summary:

| Device Utilization Summary                     |       |           |             |  |
|------------------------------------------------|-------|-----------|-------------|--|
| Logic Utilization                              | Used  | Available | Utilization |  |
| Total Number Slice Registers                   | 178   | 9,312     | 1%          |  |
| Number used as Flip Flops                      | 71    |           |             |  |
| Number used as Latches                         | 107   |           |             |  |
| Number of 4 input LUTs                         | 1,043 | 9,312     | 11%         |  |
| Number of occupied Slices                      | 601   | 4,656     | 12%         |  |
| Number of Slices containing only related logic | 601   | 601       | 100%        |  |
| Number of Slices containing unrelated logic    | 0     | 601       | 0%          |  |
| Total Number of 4 input LUTs                   | 1,104 | 9,312     | 11%         |  |
| Number used as logic                           | 1,043 |           |             |  |
| Number used as a route-thru                    | 61    |           |             |  |
| Number of bonded <u>IOBs</u>                   | 98    | 232       | 42%         |  |
| Number of RAMB16s                              | 1     | 20        | 5%          |  |
| Number of BUFGMUXs                             | 1     | 24        | 4%          |  |
| Average Fanout of Non-Clock Nets               | 3.73  |           |             |  |

### **CONCLUSION**

We managed to build a fully functioning processor in just a manner of weeks! Given more time, there are some changes we would make. Chief amongst them would be to make a more exhaustive test base, ours is admittedly minimal. If we broke up the integration of our processor into more steps, we could be more confident that it works as it should. Another change would be to make a more user-friendly I/O system. Ours only allows one input at a time and one output at a time. It wouldn't be terribly difficult to allow for more inputs and outputs, but it would make writing for our much more enjoyable.

Overall, I think it's safe to say that we made a BAMF processor.

# Description of the registers

Saturday, October 01, 2016 7:16 PM

All register values will be 16-bits wide \$b\$ - Temporary storage for holding on to an extra value \$flags\$ - Assorted flags (also pages)

15-11 = Memory Page

...

2 = Greater Than Flag

1 = Less Than Flag

0 = Equals Flag

\$inport - Input register

*\$outport* - Output register

*\$pc* - Program Counter, not writable or readable by user

\$r - The accumulator register, used implicitly

*\$sp* - Stack Pointer

*\$ra* - Return Address

# Explanation of the procedure call conventions

Saturday, October 01, 2016 7:21 PM

When you call a subroutine, you put the first argument in the working register and the rest on the stack.

All arguments on the stack **must** be removed from the stack by the subroutine. That is to say that the entire stack must be consumed and returned to the state it was before it was called + any additional return arguments. The stack pointer should be at the top of the stack.

The first return value of a subroutine must be put in the working register and the rest of the return values get put on the stack.

When a subroutine is finished, the only changes to the stack should be the removal of arguments and the addition of return values. The caller can then move the stack pointer for any additional return values the function may have returned.

Any subroutines must always use a consistent number of arguments and return a consistent number of return values.

Before you put arguments on the stack for a procedure call, the caller must put the return address on the stack using the PUSHRA instruction.

# English description of each machine language instruction format

Saturday, October 01, 2016 7:22 PM

| Instructions that use numbers (I-Type)       | [OP(4 bits)   Immediate(12 bits)]                   |
|----------------------------------------------|-----------------------------------------------------|
| Instructions that use small numbers (F-Type) | [OP(4 bits)   Function(4 bits)   Immediate(8 bits)] |
| Instructions that use no numbers (U-Type)    | [OP(4 bits)   Function(4 bits)   Unction(8 bits)]   |

The I-type instructions take a 12-bit immediate values and an op-code.

The F-type instructions use the op-code:0000 and take an additional function code. They also use an 8-bit immediate value.

The U-type instructions use the op-code:0000, and take an additional function code of 0000. They also take another 8-bit "unction" code

# English description of the syntax and semantics of each instruction

Saturday, October 01, 2016 7:23 PM

| Instruction | Operand                          | Туре   | Description                                        |
|-------------|----------------------------------|--------|----------------------------------------------------|
| LUI         | Upper 4 bits of 16-bit immediate | F-Type | \$r = immediate << 12                              |
| PAGE        | Current memory page              | F-Type | \$flags[15:11] = immediate[numOfBits]              |
| SKIPNIF     | 2 bit immediate                  | F-Type | Skips the next line if \$flags[2:0]!=cond          |
| SKIPIF      | 2 bit immediate                  | F-Type | Skips the next line if \$flags[2:0]==cond          |
| SLL         | Amount to shift by (4 bits)      | F-Type | \$r = \$r << immediate                             |
| SRL         | Amount to shift by (4 bits)      | F-Type | \$r = \$r >> immediate                             |
| ADDI        | 12-bit immediate                 | I-Type | \$r = \$r + immediate                              |
| ADDM        | 12-bit immediate                 | I-Type | \$r = \$r + Mem[immediate]                         |
| ANDI        | 12-bit immediate                 | I-Type | \$r = \$r & immediate                              |
| ANDM        | 12-bit immediate                 | I-Type | \$r = \$r & Mem[immediate]                         |
| CALL        | 12-bit immediate                 | I-Type | Goes to immediate+(PC+1) and puts \$PC+1 into \$ra |
| CMPI        | 12-bit immediate                 | I-Type | Compare \$r and immediate and update flags         |
| CMPM        | 12-bit immediate                 | I-Type | Compare \$r and Mem[immediate] and update flags    |
| JUMPI       | 12-bit immediate                 | I-Type | Goes to immediate+(PC+2)                           |
| LOAD        | 12-bit immediate                 | I-Type | \$r = Mem[immediate]                               |
| ORI         | 12-bit immediate                 | I-Type | \$r = \$r   immediate                              |
| ORM         | 12-bit immediate                 | I-Type | <pre>\$r = \$r   Mem[immediate]</pre>              |
| STORE       | 12-bit immediate                 | I-Type | Mem[immediate] = \$r                               |
| SUBM        | 12-bit immediate                 | I-Type | \$r = \$r - Mem[immediate]                         |
| XORI        | 12-bit immediate                 | I-Type | \$r = \$r ^ immediate                              |
| XORM        | 12-bit immediate                 | I-Type | \$r = \$r ^ Mem[immediate]                         |
| ADDSTACK    |                                  | U-Type | r = r + Mem[sp]                                    |
| BACKUP      |                                  | U-Type | Moves \$r into \$b                                 |
| CMPSP       |                                  | U-Type | Compare \$r with Mem[\$sp] and update flags        |
| DEC         |                                  | U-Type | \$r                                                |
| INC         |                                  | U-Type | \$r++                                              |
| JUMP        |                                  | U-Type | Goes to \$r+(PC+1)                                 |
| LOADSTACK   |                                  | U-Type | \$r = Mem[\$sp]                                    |
| LSP         |                                  | U-Type | \$r = \$sp                                         |
| NOOP        |                                  | U-Type | NOOT NOOT (No op)                                  |
| NOT         |                                  | U-Type | \$r = ~\$r                                         |
| POP         |                                  | U-Type | \$r = Mem[\$sp] and \$sp = \$sp - 1                |
| PUSH        |                                  | U-Type | Mem[\$sp] = \$r and \$sp = \$sp + 1                |

| RESTORE    | U-Type | Moves \$b into \$r                              |
|------------|--------|-------------------------------------------------|
| RET        | U-Type | Goes to \$ra                                    |
| SKIPCLR    | U-Type | Skips the next line when \$r == 0               |
| SKIPSET    | U-Type | Skips the next line when \$r != 0               |
| SSP        | U-Type | \$sp = \$r                                      |
| STORESTACK | U-Type | Mem[\$sp] = \$r                                 |
| SUBSTACK   | U-Type | \$r = \$r - Mem[\$sp]                           |
| INCSP      | U-Type | \$sp++                                          |
| DECSP      | U-Type | \$sp                                            |
| PUSHRA     | U-Type | Mem[\$sp] = \$ra and \$sp = \$sp + 1            |
| POPRA      | U-Type | \$ra = Mem[\$sp] and \$sp = \$sp - 1            |
| INPORT     | U-Type | Reads data from input and puts it into \$inport |
| OUTPORT    | U-Type | Writes data to output from \$outport            |

# The rule for translation each assembly instruction into machine language

Saturday, October 01, 2016 7:23 PM

| LUI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Instruction | Operand15                        | Туре   | Bit Pattern (little endian)    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------|--------|--------------------------------|
| SKIPNIF         Lower 2 bits         F-Type         000010011100000[2:0 immediate]           SKIPIF         Lower 2 bits         F-Type         00001011100000[2:0 immediate]           SLL         Amount to shift by (4 bits)         F-Type         0000101000000[3:0 immediate]           SRL         Amount to shift by (4 bits)         F-Type         0000101100000[3:0 immediate]           ADDI         12-bit immediate         I-Type         00011[1:0 immediate]           ANDM         12-bit immediate         I-Type         0011[1:0 immediate]           ANDM         12-bit immediate         I-Type         0101[11:0 immediate]           CALL         12-bit immediate         I-Type         0101[11:0 immediate]           CMPI         12-bit immediate         I-Type         0101[11:0 immediate]           CMPM         12-bit immediate         I-Type         0101[11:0 immediate]           LOAD         12-bit immediate         I-Type         1001[11:0 immediate]           LOAD         12-bit immediate         I-Type         1001[11:0 immediate]           STORE         12-bit immediate         I-Type         1001[11:0 immediate]           STORE         12-bit immediate         I-Type         1001[11:0 immediate]           XORI         12-bit immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LUI         | Upper 4 bits of 16-bit immediate | F-Type | 0000 0001 0000[3:0 immediate]  |
| SKIPIF   Lower 2 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PAGE        | Page of memory we're on          | F-Type | 0000 0010 [7:0 immediate]      |
| SLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SKIPNIF     | Lower 2 bits                     | F-Type | 0000 0011 00000[2:0 immediate] |
| SRL         Amount to shift by (4 bits)         F-Type         0000 0110 0000[3:0 immediate]           ADDI         12-bit immediate         I-Type         0001 [11:0 immediate]           ADDM         12-bit immediate         I-Type         0010 [11:0 immediate]           ANDM         12-bit immediate         I-Type         010 [11:0 immediate]           CALL         12-bit immediate         I-Type         0101 [11:0 immediate]           CMPI         12-bit immediate         I-Type         0111 [11:0 immediate]           CMPM         12-bit immediate         I-Type         0101 [11:0 immediate]           JUMPI         12-bit immediate         I-Type         1001 [11:0 immediate]           LOAD         12-bit immediate         I-Type         1001 [11:0 immediate]           ORM         12-bit immediate         I-Type         1011 [11:0 immediate]           STORE         12-bit immediate         I-Type         110 [11:0 immediate]           SUBM         12-bit immediate         I-Type         110 [11:0 immediate]           XORI         12-bit immediate         I-Type         110 [11:0 immediate]           XORI         12-bit immediate         I-Type         110 [11:0 immediate]           XORI         12-bit immediate         I-Type         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SKIPIF      | Lower 2 bits                     | F-Type | 0000 0111 00000[2:0 immediate] |
| ADDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SLL         | Amount to shift by (4 bits)      | F-Type | 0000 0100 0000[3:0 immediate]  |
| ADDM         12-bit immediate         I-Type         0010 [11:0 immediate]           ANDI         12-bit immediate         I-Type         0011 [11:0 immediate]           ANDM         12-bit immediate         I-Type         0100 [11:0 immediate]           CALL         12-bit immediate         I-Type         0101 [11:0 immediate]           CMPI         12-bit immediate         I-Type         0110 [11:0 immediate]           CMPM         12-bit immediate         I-Type         1000 [11:0 immediate]           JUMPI         12-bit immediate         I-Type         1001 [11:0 immediate]           LOAD         12-bit immediate         I-Type         1010 [11:0 immediate]           ORI         12-bit immediate         I-Type         1011 [11:0 immediate]           STORE         12-bit immediate         I-Type         1101 [11:0 immediate]           SUBM         12-bit immediate         I-Type         1101 [11:0 immediate]           XORI         12-bit immediate         I-Type         1111 [11:0 immediate]           XORM         12-bit immediate         I-Type         1111 [11:0 immediate]           XORM         12-bit immediate         I-Type         1111 [11:0 immediate]           XORD         12-bit immediate         I-Type         0000 [0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SRL         | Amount to shift by (4 bits)      | F-Type | 0000 0110 0000[3:0 immediate]  |
| ANDI 12-bit immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ADDI        | 12-bit immediate                 | I-Type | 0001 [11:0 immediate]          |
| ANDM   12-bit immediate   I-Type   0100 [11:0 immediate]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADDM        | 12-bit immediate                 | I-Type | 0010 [11:0 immediate]          |
| CALL   12-bit immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ANDI        | 12-bit immediate                 | I-Type | 0011 [11:0 immediate]          |
| CMPI         12-bit immediate         I-Type         0110 [11:0 immediate]           CMPM         12-bit immediate         I-Type         0111 [11:0 immediate]           JUMPI         12-bit immediate         I-Type         1000 [11:0 immediate]           LOAD         12-bit immediate         I-Type         1001 [11:0 immediate]           ORI         12-bit immediate         I-Type         1011 [11:0 immediate]           STORE         12-bit immediate         I-Type         1100 [11:0 immediate]           SUBM         12-bit immediate         I-Type         1101 [11:0 immediate]           XORI         12-bit immediate         I-Type         1110 [11:0 immediate]           XORM         12-bit immediate         I-Type         1111 [11:0 immediate]           XORM         12-bit immediate         I-Type         0000 0000 000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ANDM        | 12-bit immediate                 | I-Type | 0100 [11:0 immediate]          |
| CMPM         12-bit immediate         I-Type         0111 [11:0 immediate]           JUMPI         12-bit immediate         I-Type         1000 [11:0 immediate]           LOAD         12-bit immediate         I-Type         1001 [11:0 immediate]           ORI         12-bit immediate         I-Type         1010 [11:0 immediate]           ORM         12-bit immediate         I-Type         1101 [11:0 immediate]           STORE         12-bit immediate         I-Type         1101 [11:0 immediate]           XORI         12-bit immediate         I-Type         1111 [11:0 immediate]           XORM         12-bit immediate         I-Type         0000 0000 000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CALL        | 12-bit immediate                 | I-Type | 0101 [11:0 immediate]          |
| JUMPT   12-bit immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMPI        | 12-bit immediate                 | I-Type | 0110 [11:0 immediate]          |
| LOAD   12-bit immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CMPM        | 12-bit immediate                 | I-Type | 0111 [11:0 immediate]          |
| ORI         12-bit immediate         I-Type         1010 [11:0 immediate]           ORM         12-bit immediate         I-Type         1011 [11:0 immediate]           STORE         12-bit immediate         I-Type         1100 [11:0 immediate]           SUBM         12-bit immediate         I-Type         1101 [11:0 immediate]           XORI         12-bit immediate         I-Type         1111 [11:0 immediate]           XORM         12-bit immediate         I-Type         1111 [11:0 immediate]           ADDSTACK         U-Type         0000 0000 0000 000010001           BACKUP         U-Type         0000 0000 0000 00000001           CMPSP         U-Type         0000 0000 0000 0000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | JUMPI       | 12-bit immediate                 | I-Type | 1000 [11:0 immediate]          |
| ORM         12-bit immediate         I-Type         1011   [11:0 immediate]           STORE         12-bit immediate         I-Type         1100   [11:0 immediate]           SUBM         12-bit immediate         I-Type         1101   [11:0 immediate]           XORI         12-bit immediate         I-Type         1110   [11:0 immediate]           XORM         12-bit immediate         I-Type         1111   [11:0 immediate]           ADDSTACK         U-Type         0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000 | LOAD        | 12-bit immediate                 | I-Type | 1001 [11:0 immediate]          |
| STORE   12-bit immediate   1-Type   1100 [11:0 immediate]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ORI         | 12-bit immediate                 | I-Type | 1010 [11:0 immediate]          |
| SUBM         12-bit immediate         I-Type         1101 [11:0 immediate]           XORI         12-bit immediate         I-Type         1110 [11:0 immediate]           XORM         12-bit immediate         I-Type         1111 [11:0 immediate]           ADDSTACK         U-Type         0000 0000 00010001           BACKUP         U-Type         0000 0000 000000000           CMPSP         U-Type         0000 0000 000000000           DEC         U-Type         0000 0000 000000000           INC         U-Type         0000 0000 000000000           INCSP         U-Type         0000 0000 0000000000           INCSP         U-Type         0000 0000 000000000000           LOADSTACK         U-Type         0000 0000 000000000000           LSP         U-Type         0000 0000 00000000000000000           LSP         U-Type         0000 0000 0000000000000000000           NOT         U-Type         0000 0000 000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ORM         | 12-bit immediate                 | I-Type | 1011 [11:0 immediate]          |
| XORI   12-bit immediate   I-Type   1110 [11:0 immediate]   XORM   12-bit immediate   I-Type   1111 [11:0 immediate]   XORM   12-bit immediate   I-Type   1111 [11:0 immediate]   XORM   12-bit immediate   I-Type   1111 [11:0 immediate]   XORM   I-Type   0000 0000 000010001   XORM   I-Type   0000 0000 0000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | STORE       | 12-bit immediate                 | I-Type | 1100 [11:0 immediate]          |
| XORM   12-bit immediate   I-Type   1111 [11:0 immediate]     ADDSTACK   U-Type   0000 0000 00010001     BACKUP   U-Type   0000 0000 00000001     CMPSP   U-Type   0000 0000 00000110     DEC   U-Type   0000 0000 0000010     DECSP   U-Type   0000 0000 0001010     INC   U-Type   0000 0000 0000001     INC   U-Type   0000 0000 0000011     INCSP   U-Type   0000 0000 0001001     JUMP   U-Type   0000 0000 000100     LOADSTACK   U-Type   0000 0000 000101     LSP   U-Type   0000 0000 0000101     NOOP   U-Type   0000 0000 0000000     NOT   U-Type   0000 0000 0000010     NOT   U-Type   0000 0000 0000010     POP   U-Type   0000 0000 00001000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SUBM        | 12-bit immediate                 | I-Type | 1101 [11:0 immediate]          |
| ADDSTACK  U-Type  0000 0000 0000 0001  BACKUP  U-Type  0000 0000 0000 000001  CMPSP  U-Type  0000 0000 0000 00001110  DEC  U-Type  0000 0000 0000 0000010  INC  U-Type  0000 0000 0000 0000011  INCSP  U-Type  0000 0000 0000 0000011  INCSP  U-Type  0000 0000 0000 0000011  U-Type  0000 0000 0000 000010  LOADSTACK  U-Type  0000 0000 0000 0000101  LSP  U-Type  0000 0000 0000 0000101  LSP  U-Type  0000 0000 0000 0000101  NOOP  U-Type  0000 0000 00000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | XORI        | 12-bit immediate                 | I-Type | 1110 [11:0 immediate]          |
| BACKUP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | XORM        | 12-bit immediate                 | I-Type | 1111 [11:0 immediate]          |
| CMPSP         U-Type         0000 0000 00001110           DEC         U-Type         0000 0000 00000000           DECSP         U-Type         0000 0000 000010100           INC         U-Type         0000 0000 0000001           INCSP         U-Type         0000 0000 00010011           JUMP         U-Type         0000 0000 0000100           LOADSTACK         U-Type         0000 0000 00001010           LSP         U-Type         0000 0000 00001011           NOOP         U-Type         0000 0000 000000000           NOT         U-Type         0000 0000 0000010000           U-Type         0000 0000 0000010000           U-Type         0000 0000 0000010000           POP         U-Type         0000 0000 0000100000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ADDSTACK    |                                  | U-Type | 0000 0000 00010001             |
| DEC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | BACKUP      |                                  | U-Type | 0000 0000 00000001             |
| DECSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CMPSP       |                                  | U-Type | 0000 0000 00001110             |
| INC         U-Type         0000 0000 000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DEC         |                                  | U-Type | 0000 0000 0000010              |
| INCSP         U-Type         0000 0000 00001001           JUMP         U-Type         0000 0000 0000100           LOADSTACK         U-Type         0000 0000 00001010           LSP         U-Type         0000 0000 00001011           NOOP         U-Type         0000 0000 00000000           NOT         U-Type         0000 0000 00000100           POP         U-Type         0000 0000 000010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DECSP       |                                  | U-Type | 0000 0000 00010100             |
| JUMP         U-Type         0000 0000 00000100           LOADSTACK         U-Type         0000 0000 00001010           LSP         U-Type         0000 0000 00001011           NOOP         U-Type         0000 0000 00000000           NOT         U-Type         0000 0000 00000110           POP         U-Type         0000 0000 000010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | INC         |                                  | U-Type | 0000 0000 00000011             |
| LOADSTACK         U-Type         0000 0000 00001010           LSP         U-Type         0000 0000 00001011           NOOP         U-Type         0000 0000 00000000           NOT         U-Type         0000 0000 00000110           POP         U-Type         0000 0000 000010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | INCSP       |                                  | U-Type | 0000 0000 00010011             |
| U-Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | JUMP        |                                  | U-Type | 0000 0000 00000100             |
| NOOP U-Type 0000 00000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LOADSTACK   |                                  | U-Type | 0000 0000 00001010             |
| NOT U-Type 0000 0000110 POP 0000 0000 000010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LSP         |                                  | U-Type | 0000 0000 00001011             |
| POP U-Type 0000 0000 00010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NOOP        |                                  | U-Type | 0000 0000 0000000              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NOT         |                                  | U-Type | 0000 0000 00000110             |
| PUSH U-Type 0000 00001111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | POP         |                                  | U-Type | 0000 0000 00010000             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PUSH        |                                  | U-Type | 0000 0000 00001111             |

| RESTORE    | U-Type | 0000 0000 00000101 |
|------------|--------|--------------------|
| RET        | U-Type | 0000 0000 00000111 |
| SKIPCLR    | U-Type | 0000 0000 00001000 |
| SKIPSET    | U-Type | 0000 0000 00001001 |
| SSP        | U-Type | 0000 0000 00001101 |
| STORESTACK | U-Type | 0000 0000 00001100 |
| SUBSTACK   | U-Type | 0000 0000 00010010 |
| PUSHRA     | U-Type | 0000 0000 00011000 |
| POPRA      | U-Type | 0000 0000 00010111 |
| INPORT     | U-Type | 0000 0000 11111110 |
| OUTPORT    | U-Type | 0000 0000 11111111 |

# Example assembly language program demonstrating that your instruction into machine language

```
Saturday, October 01, 2016 7:25 PM
                                                   // grab the input
int relPrime(int n) {
                                     INPORT
                                                  // put the input on the stack for future use, not as a parameter yet
 int m;
                                   PUSH
                                 BACKUP
ANDI 0
ADDI 2
m = 2;
                                                  // backup the input
                                                  // clear out working register
// set working register to 2
while (\gcd(n, m) != 1) {
   m = m + 1;
                                    PUSH
  }
                                                  // put 2 on the stack
                                     PUSH // put it on the stack again, this time as a parameter RESTORE // put input back in working register
                                     PUSH
return m;
                                   gcdLoop:
int gcd(int a, int b) {
                                                  // keeps computing GCD and incrementing m if gcd isn't 1
                                  CALL gcd // compute GCD
CMPI 1 // compare working register against 1
SKIPNIF 1 // skip if working not 1 (flags aren't 001)
  if (a == 0) {
   return b;
                                   JUMPI end // we found a relatively prime number. go to the end
while (b != 0) {
                                   POP
   if (a > b) {
     a = a - b;
                                     INC
                                   PUSH
    } else {
     b = b - a;
                                    PUSH
                                     DECSP
  }
                                     DECSP
                                     LOADSTACK
return a;
                                     INCSP
                                     INCSP
                                     JUMPI gcdLoop // compute gcd again
                                                // if a!=0 go to the while
                                     SKIPCLR
                                     JUMPI while // (2)
                                     POP // pop b off the stack
                                                  // return b
                                     RET
                                     while: // a should be in working register BACKUP // backup a
                                     LOADSTACK // put b in $r
                                     CMPI 0 // compare with 0 SKIPIF 1 // Skip the jump if b==0
                                     JUMPI continue // Jump to a>b (3)
                                     POP // b==0 so pop b off the stack
                                     RESTORE // put a back in $r
RET // return a
                                     continue: // a should be in $at
                                     RESTORE // get a back in $r
CMPSP // compare a against b
                                     SKIPIF 4 // if a>b skip the jump
                                     JUMPI lte // jump to else case (2)
SUBSTACK // subtract b from a
JUMPI while // go back to while condition (-14)
                                                  // less than or equal to case, a should be in $r
                                     lte:
                                     PUSH // put a on the stack
DECSP // decrement stack pointer
                                     LOADSTACK // get b in $r
                                                  // increment stack pointer
                                     INCSP
                                     SUBSTACK // subtract a from b
DECSP // decrement stack pointer
                                     STORESTACK // update b in the stack
                                                  // increment stack pointer
                                     INCSP
                                      POP
                                     JUMPI while // (-24)
                                     NOOP
                                      end:
                                                  // grab the answer from the stack
                                     OUTPORT
                                                 // output the answer
```

# Assembly language fragments for common operations

Saturday, October 01, 2016 7:26 PM

### Simple comparisons

| If (a < b)<br>GOTO label            | If (a <= b)<br>GOTO label           | If (a == b)<br>GOTO label                    |
|-------------------------------------|-------------------------------------|----------------------------------------------|
| LOAD A CMPM B SKIPNIF 2 JUMPI label | LOAD A CMPM B SKIPNIF 3 JUMPI label | LOAD A<br>CMPM B<br>SKIPNIF 1<br>JUMPI label |
| If (a > b)<br>GOTO label            | If (a >= b)<br>GOTO label           | If (a != b)<br>GOTO label                    |
| LOAD A CMPM B SKIPNIF 4 JUMPI label | LOAD A CMPM B SKIPIF 2 JUMPI label  | LOAD A<br>CMPM B<br>SKIPIF 1<br>JUMPI label  |
| Procedure Call                      | While Loop                          |                                              |
| a = adder(a,b)                      | while(a>b) {                        |                                              |

```
a = adder(a,b)
int adder(int a, int b) {
  return a+b;
}

PUSHRA
LOAD B
PUSH
LOAD A
CALL adder
POPRA
STORE A
```

### adder:

BACKUP POP RESTORE RET

ADDSTACK

```
noop;
a--;
}
LOAD A
loop:
    CMPM B
    SKIPIF 0
    JUMPI finish
    NOOP
    DEC
    JUMPI loop
```

# Machine language translations of the programs written for testing

Saturday, October 01, 2016 7:26 PM

### Relprime code:

| 0000 | 0100 | a06e | 000d | 8000 | 00fe | 000f | 0001 |
|------|------|------|------|------|------|------|------|
| 3000 | 1002 | 000f | 000f | 0005 | 500d | 6001 | 0301 |
| 8027 | 0010 | 0003 | 000f | 000f | 0014 | 0014 | 0013 |
| 0013 | 8ff2 | 0008 | 8002 | 0010 | 0007 | 0001 | 6000 |
| 0701 | 8003 | 0010 | 0005 | 0007 | 0005 | 000e | 0704 |
| 8002 | 0012 | 8ff2 | 000f | 0014 | 0013 | 0012 | 0014 |
| 0013 | 0010 | 8fe8 | 0000 | 0010 | 00ff | 8fff |      |

# Unified RTL

Monday, October 24, 2016

9:04 AM

| (Section) | (Subsection)         | (Instruction) | Instruction fetch / PC increment | Memory fetch / Immediate<br>extend | Execute / Jump               | Writeback                  |               |
|-----------|----------------------|---------------|----------------------------------|------------------------------------|------------------------------|----------------------------|---------------|
|           |                      | ADDI          |                                  |                                    | ALUOut = \$r + val           | \$r = ALUOut               |               |
|           |                      | CALL          |                                  |                                    |                              | \$ra = pc                  |               |
|           |                      | CALL          |                                  |                                    | ALUOut = pc + (val << 1)     | pc = ALUOut                |               |
|           |                      | JUMPI         |                                  | val = SE(inst[11:0])               |                              | pc = ALUOut                |               |
|           |                      |               |                                  |                                    | if (r == val) temp = 3'b001  |                            |               |
|           | Immediate            | CMPI          |                                  |                                    | if (r < val) temp = 3'b010   | \$flags[2:0] = temp        |               |
|           |                      |               |                                  |                                    | if (r > val) temp = 3'b100   |                            |               |
|           |                      | ANDI          |                                  |                                    | ALUOut = \$r & val           |                            |               |
|           |                      | ORI           |                                  |                                    | ALUOut = \$r   val           | Sr = ALUOut                |               |
|           |                      | XORI          | inst = mem[pc]                   | val = ZE(inst[11:0])               | ALUOut = \$r ^ val           | *                          |               |
| I-Type    |                      | STORE         | pc = pc + 2                      |                                    | ALGOGE - 91 ·· Val           | mem[val] = \$r             |               |
|           |                      | LOAD          |                                  |                                    |                              | Sr = val                   |               |
|           |                      | ADDM          |                                  |                                    | ALUOut = \$r + val           | Sr = ALUOut                |               |
|           |                      | ADDIN         |                                  |                                    | if (r == val) temp = 3'b001  | ŞI - ALOOUL                |               |
|           | Memory               | СМРМ          |                                  |                                    | if (r < val) temp = 3'b010   | \$flags[2:0] = temp        |               |
|           |                      | CMPM          |                                  | val = mem[ZE(inst[11:0]))          | if (r > val) temp = 3'b100   | Sings[2.0] - temp          |               |
|           | Wellioty             | ANDM          |                                  | vai = mem[ze(inst[11:0]))          | ALUOut = \$r & val           |                            |               |
|           |                      | ORM           |                                  |                                    | ALUOut = \$r   val           |                            |               |
|           |                      |               |                                  |                                    |                              | \$r = ALUOut               |               |
|           |                      | XORM          |                                  |                                    | ALUOut = \$r - val           |                            |               |
|           |                      | AURM          |                                  |                                    | ALUOut = \$r ^ val           |                            |               |
|           | Laura immandiata     | SLL           |                                  |                                    | ALUOut = \$r << val          | Sr = ALUOut                |               |
|           | Large immediate      |               |                                  | val = ZE(inst[7:0])                | A1110-4-6-55I                | \$r = ALUOUT               |               |
|           |                      | SLR           | inst = mem[pc]                   | val = 75/inst[3:0]) << 12          | ALUOut = \$r >> val          | 01                         |               |
| F-Type    | Small immediate      | LUI           | pc = pc + 2                      | val = ZE(inst[3:0]) << 12          |                              | \$r = val                  |               |
|           |                      | PAGE          |                                  | ALLIQue = 1/6f(==12.03.9.          | 15111110 11 01               | \$flags[15:12] = inst[3:0] |               |
|           | Conditional skipping | SKIPIF        |                                  | ALUOut =  (\$flags[2:0] &          | if (ALUOut != 0) pc = pc + 2 |                            |               |
|           |                      | SKIPNIF       |                                  | inst[2:0])                         | if (ALUOut == 0) pc = pc +2  |                            |               |
|           | Accumulator          | DEC           |                                  |                                    | ALUOut = \$r - 1             |                            |               |
|           |                      |               |                                  |                                    |                              | \$r = ALUOut               |               |
|           |                      | INC           |                                  |                                    | ALUOut = \$r + 1             |                            |               |
|           |                      | NOT           |                                  |                                    | ALUOut = ~\$r                |                            |               |
|           |                      |               |                                  |                                    | if (r == val) temp = 3'b001  | 00                         |               |
|           |                      | CMPSP         |                                  |                                    | if (r < val) temp = 3'b010   | \$flags[2:0] = temp        |               |
|           |                      |               |                                  |                                    | if (r > val) temp = 3'b100   |                            |               |
|           |                      | ADDSTACK      |                                  | val = mem[\$sp]                    | ALUOut = \$r + val           | \$r = ALUOut               |               |
|           |                      | SUBSTACK      |                                  |                                    | ALUOut = \$r - val           | 41                         |               |
|           |                      | POP           |                                  |                                    | ALUOut = \$sp - 2            | \$r = val                  |               |
|           |                      |               |                                  |                                    |                              | \$sp = ALUOut              |               |
|           |                      | POPRA         | inst = mem[pc]<br>pc = pc + 2    |                                    |                              | Şra = val                  |               |
|           |                      |               |                                  |                                    |                              | \$sp = ALUOut              |               |
|           | Stack                | LOADSTACK     |                                  |                                    |                              | \$r = val                  |               |
|           |                      | PUSH          |                                  |                                    | ALUOut = \$sp + 2            | \$sp = ALUOut              |               |
|           |                      |               |                                  |                                    |                              | mem[ALUOut] = \$r          |               |
| U-Type    |                      | STORESTACK    |                                  |                                    |                              | mem[\$sp] = \$r            |               |
|           |                      | PUSHRA        |                                  |                                    | ALUOut = \$sp + 2            | \$sp = ALUOut              |               |
|           |                      | LCD           |                                  |                                    |                              | mem[ALUOut] = \$ra         |               |
|           |                      | LSP           |                                  |                                    |                              |                            | \$r = \$sp    |
|           |                      | SSP           |                                  |                                    | ALLICO A - Cor. 3            | \$sp = \$r                 |               |
|           |                      | DECSP         |                                  |                                    |                              | ALUOut = \$sp - 2          | \$sp = ALUOut |
|           |                      | BACKUP        |                                  |                                    |                              | ALUOut = \$sp + 2          | Ch - C-       |
|           | Backup               | RESTORE       |                                  |                                    |                              | \$b = \$r                  |               |
|           |                      |               |                                  |                                    | A1110-4                      | \$r = \$b                  |               |
|           | Program flow         | JUMP          |                                  |                                    | ALUOut = pc + (\$r << 1)     | pc = ALUOut                |               |
|           |                      | SKIPCLR       |                                  |                                    | if (\$r == 0) pc = pc + 2    | 1                          |               |
|           |                      | SKIPSET       |                                  |                                    | if (\$r != 0) pc = pc + 2    | 00.50-                     |               |
|           |                      | RET           |                                  |                                    |                              | pc = \$ra                  |               |
|           |                      | NOOP          |                                  | val = io[\$r]                      |                              | October 1                  |               |
|           |                      |               |                                  |                                    |                              |                            |               |
|           | 1/0                  | OUTPORT       |                                  | val = 10[\$1]<br>val = mem[\$sp]   |                              | \$r = val<br>io[\$r] = val |               |

# List of Components

Tuesday, October 11, 2016 6:56 PM

- Arithmetic Logic Unit
  - o Inputs
    - Operand A (16-bit)
    - Operand B (16-bit)
    - Control (4-bit)
      - □ 0 Add A+B
      - □ 1 Sub A-B
      - □ 2 Add A+B, shift result left by 12
      - □ 3 Set should skip to 1 if skipnif condition is met
      - □ 4 Set should\_skip to 1 if skipif condition is met
      - □ 5 Shift A left by B amount
      - □ 6 Shift A right by B amount
      - □ 7-A&B
      - □ 8-A | B
      - □ 9-A^B
      - □ 10 ~A
      - □ 11 Compare A and B and set the flags accordingly
      - □ 12 Set should\_skip to 1 if A is 0
      - ☐ 13 Set should\_skip to 1 if A is not 0
  - Outputs
    - Result (16-bit)
    - should skip Control Bit (1-bit)
    - Comparison Flags (3-bit)
  - Does math. Takes operand A and B and performs an operation determined by the control signal (straight from the control unit.) These operations include and, or, xor, not, add, subtract, and comparison. Puts the output on result, indicates if we should skip using the should\_skip indicator, and sets the comparison flags if needed.
  - How to implement: In verilog, use a switch for the control bits that determines which operation should be done.
  - Tests:
    - AND, OR, XOR
      - □ Input domain:
        - ◆ Control ∈ {0x7, 0x8, 0x9}
        - ◆ A,B ∈ {0x0000, 0x0001, ..., 0xFFFF}
      - □ Output ranges we care about in this case:
        - ◆ R ∈ {0x0000, 0x0001, ..., 0xFFFF}
      - □ Boundary value analysis:
        - For all combinations of A and B where A, B ∈ {0x0000, 0xFFFF},
          - if Control = 0x7, assert that R = A & B,
          - if Control = 0x8, assert that R = A | B,
          - if Control = 0x9, assert that  $R = A ^B$ .
    - NOT:
      - □ Input domain:
        - ◆ Control = 0xA
        - ◆ A, B ∈ {0x0000, 0x0001, ..., 0xFFFF}
      - □ Output ranges we care about in this case:
        - ◆ R ∈ {0x0000, 0x0001, ..., 0xFFFF}
      - □ Boundary value analysis:
        - For all combinations of A and B where A, B ∈ {0x0000, 0xFFFF},

#### assert that R = ~A

- Add:
  - □ Input domain:
    - ◆ Control = 0x0
    - ◆ A, B ∈ {-32768, -32767, -32766 ..., 32766, 32767}
  - □ Output ranges we care about in this case:
    - ◆ R ∈ {-32768, -32767, -32766 ..., 32766, 32767}
  - □ Boundary value analysis:
    - ♦ For all combinations of A and B where A, B ∈  $\{-32768, 32767\}$  and A  $\neq$  B, assert that R = A + B
    - ♦ For all combinations of A and B where A, B  $\in$  {32767, 1} and A  $\neq$  B, assert that R = -32768
    - ♦ For all combinations of A and B where A, B  $\in$  {-32768, -1} and A  $\neq$  B, assert that R = 32767
- Subtract:
  - □ Input domain:
    - ◆ Control = 0x1
    - ◆ A, B ∈ {-32768, -32767, -32766 ..., 32766, 32767}
  - Output ranges we care about in this case:
    - ◆ R ∈ {-32768, -32767, -32766 ..., 32766, 32767}
  - □ Boundary value analysis:
    - For all combinations of A and B where A, B ∈ {-32768, 32767} and A = B, assert that R = 0
    - ♦ For all combinations of A and B where A, B ∈  $\{32767, -1\}$  and A  $\neq$  B, assert that R = -32768
    - Let A = -32768 and B = 1 assert that R = 32767
    - ◆ Let A = 1 and B = -32768 assert that R = -32767
- Comparison:
  - □ Input domain:
    - ◆ Control = 0xB
    - ◆ A, B ∈ {-32768, -32767, -32766 ..., 32766, 32767}
  - □ Output ranges we care about in this case:
    - ♦ Comparison Flags  $\in$  {0x1, 0x2, 0x4}
  - □ Boundary value analysis:
    - For all combinations of A and B where A, B ∈ {-32768, 32767} and A = B assert that Comparison Flags = 0x1
    - ◆ Let A = -32768 and B = 32767 assert that Comparison Flags = 0x2
    - ◆ Let A = 32767 and B = -32768 assert that Comparison Flags = 0x4
- Skipif and Skipnif
  - □ Input domain:
    - Control ∈ {0x3, 0x4}
    - ◆ A,B ∈ {0x0000, 0x0001, ..., 0xFFFF}

□ Output ranges we care about in this case: ♦ Should skip  $\in \{0, 1\}$ □ Testing: For all combinations of A and B, Let i be a bit on a bus and let  $i \in \{0, 1, 2\}$ assert that Should skip = 1 if Control = 0x4 and if for any i,  $A_i = 1$  and  $B_i = 1$ 1. Should skip = 0 otherwise assert that Should skip = 0 if Control = 0x3 and if for any i,  $A_i = 1$  and  $B_i = 1$ 1. Should skip = 1 otherwise Instruction (16-bit) Outputs (see next page for details) r\_src (1-bit) ra src (1-bit) ALU\_src\_A (3-bit) ALU src B (4-bit) mem shift (1-bit) memory\_write (1-bit) memory\_save\_src (2-bits) memory\_addr\_src (1-bit) memory\_sp\_dec (1-bit) memory\_mod\_sp (1-bit) should\_jump (1-bit) r\_write (1-bit) r\_backup (1-bit) r restore (1-bit) page\_write (1-bit) cmp\_write (1-bit) sp write (1-bit) ra\_write (1-bit) ALUOp (4-bit) The control unit controls the ALU and the various multiplexors that direct the path of data through the processor. The decision of how to set each output comes from the opcode. This is a very complex part and may God have mercy on our souls. To test, give the control unit each valid instruction and compare the outputted control bits to what they should be. Control: □ R Write (1-bit) □ Page Write (1-bit) □ Compare Write (1-bit) □ Stack Pointer Write (1-bit) □ Return Address Write (1-bit) □ Clock (1-bit) Data: □ R Input (16-bit) □ Page Input (4-bit) □ Compare Input (3-bit) □ Stack Pointer Input (16-bit) □ Return Address Input (16-bit)

 Control Unit Input

> Register File Inputs

- Functionality:
  - □ R Backup (1-bit)
  - □ R Restore (1-bit)
- o Outputs
  - R Output (16-bit)
  - Flag Output (16-bit)
  - Stack Pointer Output (16-bit)
  - Return Address Output (16-bit)
- The register file remembers values. The output of the registers is always on the outputs, but to write a value, you have to put a value on the value pin, and the high value on the corresponding write pin.
- To implement, create inputs for all the write control bits and write data. Have outputs as described above. Internally, create registers for r, backup, page, compare, sp, and ra and pass the clock, and the corresponding write control and data to each one. Pass the outputs from the registers to the corresponding output busses. On the clock edge, the internal registers should replace their stored value with what is contained in their data input bus ONLY IF the control bit for that register is set. The registers should consistently output what is stored within them to their corresponding output busses.
- To test, save and read from every register. Try saving a value with the write enabled and disabled to see if it only saves when the write pin is enabled. Then check to see that the value was actually saved on the next cycle.
- PC Register
  - Inputs
    - New PC (16-bit)
    - Clock (1-bit)
  - Outputs
    - Current PC (16-bit)
  - o PC always outputs the current PC. The PC will be updated when the clock is high.
  - To implement, create inputs/outputs as described above, and update the PC on the clock edge.
  - To test, put a value in it and make sure it persists over the clock cycle.
- PC Incrementer
  - Inputs
    - Old PC (16-bit)
  - o Output
    - New PC (16-bit)
  - The whole point of this is to increment the old PC by two.
  - To implement, create inputs/outputs as described above, and always output the input +2
  - To test, feed the incrementer several values and make sure that that value plus two comes out the other side.
- Memory
  - Inputs
    - Address (16-bit)
    - Memory Input (16-bit)
    - Memory Write (1-bit)
  - Outputs
    - Memory Output (16-bit)
  - Memory's output is always the value at the address provided on the address pin. To write to
    it, you specify the address, the value you want to store, and set the write pin to high.
  - To implement, configure inputs/outputs as described above and write/read to memory as

the control bits indicate. On the FPGA, we can only support 10-bits of memory, so in practice this bus will only be 10-bits. This dual-port memory will be Xilinx synthesized block memory.

- To test, make sure that each memory address will hold a value for as long as the processor is
   on. Check and make sure that memory writes only when the write bit is enabled.
- Multiplexors
  - See next page for multiplexor definitions
- Logic Gates
- Nets
- Sign Extender
  - o Input
    - Value (some number of bits)
  - o Output
    - Value (16-bit)
  - The output will be the sign extended value, extended to 16-bits.
  - To implement, read the value of the MSB of the input and set any higher bits to that value.
  - To test, give it a bunch of negatives and a bunch of positives and make sure it/ sign extends the numbers properly.
- Zero Extender
  - Input
    - Value (some number of bits)
  - Output
    - Value (16-bit)
  - The output will be the zero extended value, extended to 16-bits.
  - To implement, configure inputs/outputs as described above and set higher bits to 0.
  - o To test, make sure the bits added are all zero. Feed it multiple sizes of data to be sure.

# Integration Plan

Wednesday, October 19, 2016 2:15 PM

### Memory Subsystem:

Description: Connect the 3 memory muxes (memory\_sp\_dc, memory\_addr\_src, memory\_save\_src), the memory unit, and the stack-pointer adder with appropriate wires/buses.

Tests: Iterate through all combination of control signals for the muxes and for each combination try saving various values to various addresses in memory. Also, for each combination check to see if what is being read from memory is what is expected.

### PC Subsystem:

Description: Connect the 2 PC muxes and the 2 PC adders with appropriate wires/buses.

Tests: Iterate through all combinations of control signals, and for each combination check to see if PC is being updated in the expected manner (stepping, skipping, or jumping).

### ALU Subsystem:

Description: Connect the program memory, register file, sign extenders, zero extenders, and the ALU source muxes

Tests: Iterate through all combinations of control signals, manually supplying values to represent memory outputs, and make sure the ALU outputs what is expected. Also make sure that the correct registers get written to and that they receive the correct data.

#### Overall:

Description: Connect the 3 previously described subsystems

Tests: Give the datapath several sets of control signals that we know may result from a real instruction, and make sure at the end of the cycle that memory and any registers have changed as we expect them to.



# Datapath Multiplexor Value Descriptions

Tuesday, October 18, 2016 12:30 AM

```
• r src
   o 0 - Set R from ALU
    o 1 - Set R from memory out
• ra src
    o 0 - Set RA from PC
    o 1 - Set RA from memory out
• ALU src A
   0 0 - R
    o 1 - FLAG
    0 2 - SP
   0 3 - RA
   o 4 - New PC
    0.5 - 0 \times 0000
• ALU src B
   00 - R
   o 1 - FLAG
   0 2 - SP
   0 3 - RA
    o 4 - Zero Extended 11:0 immediate
    ○ 5 - Sign Extended 11:0 immediate
    ○ 6 - Zero Extended 7:0 immediate
   o 7 - Sign Extended 7:0 immediate
   0 8 - New PC
    09 - 0 \times 00001
   0 10 - 0 \times 0000
    o 11 - Oxffff
   o 12 - Memory Out
memory write
    ○ 0 - Do not write to memory
    o 1 - Write to memory
• memory save src
    o 0 - Data to save comes from ALU
    o 1 - Data to save comes from R
    o 2 - Data to save comes from RA
• memory addr src
   o 0 - Address comes from zero extended 11:0 immediate
    o 1 - Address comes from SP
    o 2 - Address comes from ALU
• should jump
    o 0 - Do not set PC from ALU
    o 1 - Set PC from ALU
• can skip
    o 0 - Do not skip, even if ALU says to
    ○ 1 - Skip if the ALU wants to skip
• r write
   0 0 - Do not change R
    o 1 - Write r in to R
• r backup
• 0 - Do not change B
   ○ 1 - Move R to B in the register file
```

• r restore 0 0 - Do not change R ○ 1 - Move B to R in the register file • page write o 0 - Do not change the page portion of the flag  $\circ$  1 - Change the page portion of the file according to page in o 0 - Do not change the comparison flag portion of the flag o 1 - Change the comparison flag portion of the file according to cmp in • sp write 0 0 - Do not change SP o 1 - Write sp\_in to SP • ra write o 0 - Do not change RA o 1 - Write ra in to RA • ALUOp o 0 - Add A+B 0 1 - Sub A-B o 2 - Add A+B, shift result left by 12 o 3 - Set should skip to 1 if skipnif condition is met o 4 - Set should skip to 1 if skipif condition is met o 5 - Shift A left by B amount o 6 - Shift A right by B amount o 7 - A & B 0 8 - A | B 0 9 - A ^ B

o 11 - Compare A and B and set the flags accordingly

12 - Set should\_skip to 1 if A is 013 - Set should skip to 1 if A is not 0

0 10 - ~A

# Control Signals Per Instruction

Tuesday, October 25, 2016 4

4:21 PM

| IOI        | 0 | × | 5 | 9  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 1 0 0 0 0 0 0 2 |
|------------|---|---|---|----|---|---|---|---|--------|---|---|---|---|---|-----------------|
| PAGE       | × | × | 5 | 9  | 0 | × | × | 0 | 0 0    | 0 | 0 | 1 | 0 | 0 | 0               |
| SKIPNIF    | × | × | 1 | 9  | 0 | × | × | 1 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| SKIPIF     | × | × | 1 | 9  | 0 | × | × | 1 | 0 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SLL        | 0 | × | 0 | 9  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| SRL        | 0 | × | 0 | 9  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ADDI       | 0 | × | 0 | 5  | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| ADDM       | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ANDI       | 0 | × | 0 | 4  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ANDM       | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| CALL       | × | 0 | 4 | 2  | 0 | × | × | 0 | 1 0    | 0 | 0 | 0 | 0 | 0 | 1               |
| CMPI       | 0 | × | 0 | 5  | 0 | × | × | 0 | 0 0    | 0 | 0 | 0 | 1 | 0 | 0               |
| CMPM       | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 0    | 0 | 0 | 0 | 1 | 0 | 0               |
| JUMPI      | × | 0 | 4 | 2  | 0 | × | × | 0 | 1 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| LOAD       | 1 | × | × | ×  | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ORI        | 0 | × | 0 | 4  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ORM        | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| STORE      | × | × | 0 | 10 | 1 | 1 | 0 | 0 | 0 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SUBM       | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| XORI       | 0 | × | 0 | 4  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| XORM       | 0 | × | 0 | 12 | 0 | × | 0 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| ADDSTACK   | 0 | × | 0 | 12 | 0 | × | 1 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| BACKUP     | × | × | × | ×  | 0 | × | × | 0 | 0 ×    | 1 | 0 | 0 | 0 | 0 | 0               |
| CMPSP      | 0 | × | 0 | 12 | 0 | × | 1 | 0 | 0 0    | 0 | 0 | 0 | 1 | 0 | 0               |
| DEC        | 0 | × | 0 | 11 | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| INC        | 0 | × | 0 | 6  | 0 | × | × | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| JUMP       | × | × | 4 | 0  | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| LOADSTACK  | 1 | × | 2 | 10 | 0 | × | 1 | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| LSP        | 0 | × | 2 | 10 | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| NOOP       | × | × | 2 | 10 | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| NOT        | 0 | 0 | 0 | ×  | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 0 | 0               |
| POP        | 1 | × | 2 | 11 | 1 | × | 2 | 0 |        | 0 | 0 | 0 | 0 | 1 | 0               |
| PUSH       | × | × | 2 | 6  | 1 | 1 | 2 | 0 | 0      | 0 | 0 | 0 | 0 | 1 | 0               |
| RESTORE    | × | × | × | ×  | 0 | × | × | 0 | 0<br>× | 0 | 1 | 0 | 0 | 0 | 0               |
| RET        | × | × | 3 | 10 | 0 | × | × | 0 | 1 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SKIPCLR    | × | × | 0 | ×  | 0 | × | × | 1 | 0 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SKIPSET    | × | × | 0 | ×  | 1 | × | × | 1 | 0 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SSP        | × | × | 0 | 10 | 0 | × | × | 0 |        | 0 | 0 | 0 | 0 | 1 | 0               |
| STORESTACK | × | × | × | ×  | 1 | 1 | 1 | 0 | 0 0    | 0 | 0 | 0 | 0 | 0 | 0               |
| SUBSTACK   | 0 | × | 0 | 12 | 0 | × | 1 | 0 | 0 1    | 0 | 0 | 0 | 0 | 0 | 0               |
| INCSP      | × | × | 2 | 6  | 0 | × | × | 0 | 0 0    | 0 | 0 | 0 | 0 | 1 | 0               |
| DECSP      | × | × | 2 | 11 | 0 | × | × | 0 | 0 0    | 0 | 0 | 0 | 0 | 1 | 0               |
| PUSHRA     | × | × | 3 | 6  | 1 | 0 | 2 | 0 |        | 0 | 0 | 0 | 0 | 1 | 0               |
|            |   |   |   |    |   |   |   |   |        |   |   |   |   |   |                 |

# **Executable Format**

Wednesday, November 02, 2016 11:20 AM

A BAMF executable always includes its relevant start up code. The first thing it does is set the stack pointer and jump to the program's entry point. The program's entry point is after the global environment. These variables do not exist on the stack.

### The form of the executable is as follows:

```
NOOP
LUI 0x0000
ORI <pointer to stack>
SSP
JUMPI <global environment size>
...
Global Environment
...
User code
...
JUMPI -1 #HALT Pseudo Instruction expands to this
Remaining space used for stack. SP will initially point here
```

### Performance

Wednesday, November 09, 2016 2:53 PM

To store the whole program, the assembler required 110 bytes. The total number of instructions that were executed was 102230. The total number of cycles required to execute relPrime was 102230. The average number of cycles is one because this is a single cycle datapath. The cycle time for our design was 44.107ns (22.672MHz). The total execution time was 2,044,700ns. (2.0447ms)

The device utilization summary:

| The device utilization summary.                |            |                  |             |
|------------------------------------------------|------------|------------------|-------------|
|                                                | Device Uti | lization Summary |             |
| Logic Utilization                              | Used       | Available        | Utilization |
| Total Number Slice Registers                   | 178        | 9,312            | 1%          |
| Number used as Flip Flops                      | 71         |                  |             |
| Number used as Latches                         | 107        |                  |             |
| Number of 4 input LUTs                         | 1,043      | 9,312            | 11%         |
| Number of occupied Slices                      | 601        | 4,656            | 12%         |
| Number of Slices containing only related logic | 601        | 601              | 100%        |
| Number of Slices containing unrelated logic    | 0          | 601              | 0%          |
| Total Number of 4 input LUTs                   | 1,104      | 9,312            | 11%         |
| Number used as logic                           | 1,043      |                  |             |
| Number used as a route-thru                    | 61         |                  |             |
| Number of bonded <u>IOBs</u>                   | 98         | 232              | 42%         |
| Number of RAMB16s                              | 1          | 20               | 5%          |
| Number of BUFGMUXs                             | 1          | 24               | 4%          |
| Average Fanout of Non-Clock Nets               | 3,73       |                  |             |
|                                                |            |                  |             |

### October 1st, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

We've decided on an accumulator processor architecture to guarantee basic functionality before we add additional features and pizzaz. This will also simplify how op-codes are constructed and made to fit in a 16-bit space.

### Estimated time distribution for this week:

- Decide on the registers and how they're accessed (1 day, everybody)
- Create the procedure call convention (1 day, everybody)
- Defining instructions and what they do (1 day, everybody)
- Create addressing modes (1 day, everybody)
- Define how instructions translate into machine code (1 day, everybody)
- Create and document programs and common fragments that use the architecture (1 day, everybody)

### Actual time distribution for this week:

- Decide on the registers and how they're accessed (1 day, everyday)
- Create the procedure call convention (2 days, everybody)
- Defining instructions and what they do (2 days, everybody)
- Create addressing modes (1 day, everybody)
- Define how instructions translate into machine code (1 day, everybody)
- Create and document programs and common fragments that use the architecture (1 day, everybody)
- Create and test an assembler (3 days, AJ)
- Create and test a function call simulator (2 days, Tucker)

### **Design Decisions:**

There were several big decisions made while designing the ISA and the register set. First off, we had to add a backup register to reduce calls to the stack for really simple, menial things. We also decided to pass the first argument in the accumulator to reduce the time needed to run a one-parameter function.

The origin of the U-Type comes from its original name of "unassigned type." But then we started using the unassigned portion and were too lazy to change the name. We also liked calling that field the "unction" field to differentiate it from your run-of-the-mill F-Type.

Also, because our immediates for I-Types are kind of small, we wanted the ability to access more than just 2<sup>12</sup> words of memory, so we added a memory page that's stored in the upper 8 bits of the flag register. The middle 6-bits were reserved for interrupts and exceptions when we implement them in the design.

At the start, we did not have a SKIPIF instruction, opting to only have a SKIPNIF. It turned out that a SKIPIF instruction would be beneficial because to make the code readable and, in some cases, more efficient.

Finally, we decided to make an rudimentary assembler and function tester early on in order to make sure that code could be implemented using our supported operations. It became very useful when debugging the GCD code, as we didn't have to step through the program with a whiteboard step by step.

### October 12th, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

In this episode of Designing a Processor, we converted all of our instructions into steps at the register transfer level. We then broke it apart into different hardware components and described everything going in, out, and how it'll be tested.

### Estimated time distribution for this week:

- Write the RTL for each instruction (2 days, everybody)
- Split the RTL up into reusable modules (1 day, everybody)
- Define the inputs and outputs for each module (1 day, everybody)
- Describe the component and how it's tested (1 day, everybody)

### Actual time distribution for this week:

- Write the RTL for each instruction (1 day, everybody)
- Split the RTL up into reusable modules (1 day, everybody)
- Define the inputs and outputs for each module (1 day, everybody)
- Describe the component and how it's tested (1 day, everybody)

### **Design Decisions**

We decided that this processor should be a single cycle for pure simplicity. While we were writing the RTL for the IO instructions, we realized we didn't have any way to specify the destination port for outport. We were against using the backup register, so we just decided to put the data on the stack and the destination port in the working register. This may be a tad bit slow, but that's okay.

We also changed the page flag to be 4 bits instead of 8 bits because 4+12=16, which is the size of our bus. We just wanted to keep everything 16 bits, including our addressable memory space. We also decided that all of the code belongs on the first page.

In a sudden flash of intelligence, we added a third bit to the comparison flags because there are 6 possible states that could be expressed by the skip instructions. Even though only one flag will be set at a time, it could be compared against one or two set flags (never three because that would be true if it was greater than, equal too, and less than.)

### October 19th, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

In a dramatic fit of misunderstanding, we did far more work than we needed. So we implemented most, if not all, of the components and their tests. We also made the datapath, which wasn't as hard as it could have been.

### Estimated time distribution for this week

- Create the datapath (3 days, Tucker & AJ)
- Create the control signals (2 days, Tucker & AJ)
- Describe and implement some components (2 days, Ben)
- Describe and write tests (1 day, Ben & AJ)
- Verify the control signals work with the datapath (1 day, Matt)
- Write the English text required (1 day, Matt)

### Actual time distribution for this week

- Create the datapath (1.5 days, Tucker & AJ)
- Create the control signals (2 days, Tucker)
- Describe and implement some components (2 days, Ben)
- Describe and write tests (1 day, Ben & AJ)
- Verify the control signals work with the datapath (1 day, Matt)
- Write the English text required (1 day, Matt)

The first step was to implement the datapath. At the outset, it looked quite daunting. But as we started laying wires down, it became increasingly easy because it seemed like instructions were just variants of each other. Control would handle all of the differences. But, in general, the datapath kinda built itself.

After we built the datapath, we went on to list the control signals to make the processor do what it needs to do. The control unit is basically going to be one massive switch statement. Verilog makes things so much easier than schematics, and Ben knows it very well. Making the control signals wasn't hard, but very very time consuming indeed.

The biggest change we made was to the ALU. The ALU decides if we skip or not, not the control unit. So if the skipnif, skipif, skipclr, or skipset conditions are met, then it'll make the PC go ahead an extra 2 to make the skip happen. Other than that, our general design from milestone 2 remained the same.

### October 19th, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

As a result of the plot twist in the previous milestone, we had to do very little work for this one. We already had most components written and tested, so all we had to do was finish up memory and get started on the integration plan. We also cleaned up the RTL we wrote in previous milestones to make it easier to read.

### Estimated time distribution for this week

- Create and test memory (1 day, Tucker, Matt)
- Clean up design document (1 day, AJ)
- Clean up ALU test (1 day, AJ)
- Implement PC subsystem (1 day, Tucker)
- Write register file test (1 day, Ben)

### Actual time distribution for this week

- Create and test memory (1 day, Tucker, Matt)
- Clean up design document (1 day, AJ)
- Clean up ALU test (1 day, AJ)
- Implement PC subsystem (1 day, Tucker)
- Write register file test (1 day, Ben)

Since we did so much extra work in the previous milestone, all we had to do for this one was to create and test a memory unit, test the register file, and get started on our integration plan. Since we had already done the memory lab, it didn't take long to get the memory unit up and running. However, due to memory limitations on the FPGAs, we could only have 10 bit memory addresses.

After getting berated multiple times for our RTL being repetitive and inefficiently written, we decided it was time to make a change. We now have a much neater diagram that clearly displays the RTL in such a way that very little is unnecessarily repeated.

No design decisions were made in this milestone. We are sticking to the design that we created in the first couple milestones, and we haven't found any reason to change it yet.

### November 2nd, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

During this installation of a milestone, we successfully assembled our datapath and began implementing our system tests. We have successfully executed several instructions on the datapath.

### Estimated time distribution for this week

- Test ALU Subsystem (1 day, Matt)
- Tests datapath (2 day, AJ)
- Control unit test (1 day, Ben)
- Test PC counter fragment (1 day, Tucker)

### Actual time distribution for this week

- Test ALU Subsystem (1 day, Matt)
- Tests datapath (1 day, AJ; 1 day everyone)
- Control unit test (1 day, Ben)
- Test PC counter fragment (1 day, Tucker)

We nearly completed our integration plan and got a working datapath. The ALU subsystem was assembled and tested, along with the control unit subsystem and PC counter.

In order to test the datapath, extra debugging inputs and outputs were added to the datatpath along with muxes to allow for input injection and output extraction. We found that we ran into infinite loops initially, but this was solved by clocking the register file.

Some design decisions we made were clocking the register file and the alu. We clocked the alu because the register updates on the falling clock edge, and the alu needs to retain its output until then.

### November 9th, 2016

AJ Granowski, Ben Holtzman, Matt Moon, Tucker Osman

In this milestone, we finished verifying every instruction and we successfully ran relPrime. We also took performance data of our processor.

### Estimated time distribution for this week

- Verify instructions (4 days, AJ, Ben, Matt, Tucker)
- Collect performance data (1 day, Tucker)
- Set up I/O (1 day, Ben)

### Actual time distribution for this week

- Verify instructions (4 days, AJ, Ben, Matt, Tucker)
- Collect performance data (1 day, Tucker)
- Set up I/O (1 day, Ben)

We now have a working datapath and control. We carefully wrote a test that used every instruction and verified their functionality along the way. We spend a lot of time staring at waveforms.

The only change to the datapath that we made was to put in an adder and a mux that incremented sp when we needed it for the popra instruction. This was necessary because sp gets decremented in that instruction, but we needed to use the original sp to retrieve a value from memory.

We also had to put a twice as frequent clock in front of the memory unit because it needs to read/write values in the middle of the instruction, so it needed a rising edge there.